Cristina Contini

Power and clock gating modelling in coarse grained reconfigurable systems

FANNI, TIZIANA;SAU, CARLO;MELONI, PAOLO;RAFFO, LUIGI;PALUMBO, FRANCESCA
2016-01-01

Abstract

Power reduction is one of the biggest challenges in modern systems and tends to become a severe issue dealing with complex scenarios. To provide high-performance and exi-bility, designers often opt for coarse-grained reconfigurable (CGR) systems. Nevertheless, these systems require specific attention to the power problem, since large set of resources may be underutilized while computing a certain task. This paper focuses on this issue. Targeting CGR devices, we propose a way to model in advance power and clock gat-ing costs on the basis of the functional, technological and architectural parameters of the baseline CGR system. The proposed ow guides designers towards optimal implemen-Tations, saving designer effort and time.
2016
Inglese
2016 ACM International Conference on Computing Frontiers - Proceedings
978-145034128-8
ACM
384
391
8
2016 ACM International Conference on Computing Frontiers
Esperti anonimi
16-18 Maggio 2016
Como, IT
internazionale
scientifica
Reconfigurable hardware; Architectural parameters; Clock gating; Coarse-grained reconfigurable; Power problem; Power reductions
no
4 Contributo in Atti di Convegno (Proceeding)::4.1 Contributo in Atti di convegno
Fanni, Tiziana; Sau, Carlo; Meloni, Paolo; Raffo, Luigi; Palumbo, Francesca
273
5
4.1 Contributo in Atti di convegno
reserved
info:eu-repo/semantics/conferencePaper
File in questo prodotto:
File Dimensione Formato  
Final_with_copyright.pdf

Solo gestori archivio

Tipologia: versione editoriale
Dimensione 1.86 MB
Formato Adobe PDF
1.86 MB Adobe PDF   Visualizza/Apri   Richiedi una copia

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Questionario e social

Condividi su:
Impostazioni cookie